Part Number Hot Search : 
PC702V S8025M EN2006 C1400 51006 KT2016 ADP3808 SR037MG
Product Description
Full Text Search
 

To Download BD9130NV-E2 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 1/ 18 02.mar.2012 rev.001 tsz22111 ? 14 ? 001 2.7v to 5.5v, 2.0a 1ch s ynchronous buck converter integrated fet bd9130nv general description rohms high efficiency step - down switching regulator bd9130nv is a power supply designed to produce a low voltage including 1 volts from 5.5/3.3 volts power s upply line. offers high efficiency with our original pulse skip control technology and synchronous rectifier. employs a current mode control system to provide faster transient response to sudden change in load. features offers fast transient response wi th current mode pwm control system. offers highly eff iciency for all load range with synchronous rectifier (nch/pch fet) and sllm tm (simple light load mode) incorporates soft - start function. incorporates thermal protection and ulvo functions. incorporates short - current protection circuit with time delay function. incorporates shutdown function key specifications ? i nput voltage range: 2.7 v to 5 .5v ? o utput voltage range: 1.0v to 2.5 v ? o utput current: 2.0 a ( max.) ? switching frequency: 1mhz (typ.) ? pch fet on resistance: 200m (typ.) ? nch fet on resistance: 160m (typ.) ? s tandby current: 0a (typ.) ? operating temperature range : -25 to + 105 package son008v5060 : 5.0 0 mm x 6.0 0 mm x 1.0 0 mm applications power supply for lsi including dsp, micro computer and asic typical application circuit fig.1 typical application c ircuit product structure silicon monolithic integrated circuit this product is not designed protection against radioactive rays. datasheet
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 2/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet pin configuration pin description pin no. pin name pin function 1 adj output voltage detect pin 2 v cc vcc power supply input pin 3 ith gmamp output pin/connected phase compensation capacitor 4 gnd ground 5 pgnd nch fet source pin 6 sw pch/nch fet drain output pin 7 pv cc pch fet source pin 8 en enable pin(active high) block diagram adj 1 v cc 2 ith 3 gnd 4 8 en 7 pv cc 6 sw 5 pgnd (top view) fig. 2 pin configuration fig.3 block diagram
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 3/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet absolute maximum ratings parameter symbol limits unit v cc voltage v cc - 0.3 to +7 * 1 v pv cc voltage pv cc - 0.3 to +7 * 1 v en voltage v en - 0.3 to +7 v sw,ith voltage v sw ,v it h - 0.3 to +7 v power dissipation 1 pd1 900 * 2 mw power dissipation 2 pd2 3900 * 3 mw operating temperature range topr - 25 to +105 storage temperature range tstg - 55 to +150 maximum junction temperature tjmax +150 * 1 pd should not be exceeded. * 2 derating in done 7.2mw/ for temperatures above ta=25 , mounted on 70mm70mm1.6mm glass epoxy pcb. * 3 derating in done 31.2mw/ for temperatures above ta=25 , mounted on jesd51 - 7. operating ratings ( ta=25 ) parameter symbol limits unit min. typ. max. v cc voltage v cc *4 2.7 *5 3.3 5.5 v pv cc voltage p vcc *4 2.7 *5 3.3 5.5 v en voltage v en 0 - vcc v sw average output current isw *4 - - 2.0 a output voltage setting range v out 1.0 - 2.5 v * 4 pd should not be exceeded. * 5 in case set output voltage 1.6v or more, vccmin. = vout + 1.3v. electrical characteristics (ta=25 , v cc=pv cc =3.3v, en=v cc, r 1 =10k, r 2 =5k, unless otherwise specified. ) parameter symbol min. typ. max. unit conditions st andby current i stb - 0 10 a en=gnd bias current i cc - 250 400 a en low voltage v enl - gnd 0.8 v standby mode en high voltage v enh 2.0 v cc - v active mode en input current i en - 1 10 a v en =3.3v oscillation frequency f osc 0.8 1 1.2 mhz pch fet on resistance r onp - 200 400 m p vcc =3.3v nch fet on resistance r onn - 160 350 m p vcc =3.3v adj voltage v adj 0.788 0.800 0.812 v output voltage v out - 1.200 - v ith sink current i thsi 10 20 - a v adj =1.0v ith s ource current i thso 10 20 - a v adj =0.6v uvlo threshold voltage v uvlo1 2.400 2.500 2.600 v v cc =30v uvlo release voltage v uvlo2 2.425 2.550 2.700 v v cc =03v soft start time t ss 0.5 1 2 ms timer latch time t latch 1 2 3 ms scp/tsd operated output short circuit threshold voltage v scp - v out 0 .5 v out 0.7 v out v out =1.20v
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 4/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet typical performance curves fig.4 vcc - vout fig.5 ven - vout fig.7 ta - vout fig.6 iout - vout
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 5/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet fig.8 efficiency fig.9 ta - f osc fig. 1 1 ta - v en fig. 10 ta - r onn r onp
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 6/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet fig.1 2 ta - icc fig.1 3 vc c - fosc fig.1 5 sw waveform io=10ma fig.1 4 soft start waveform
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 7/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet fig.16 sw waveform io=200ma fig.17 transient response io=1a 2a(10s) fig.18 transient response io=2a 1a(10s)
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 8/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet application information operation bd9130nv is a synchronous rectifying step - down switching regulator that achieves faster transient response by employing current mode pwm control sy stem. it utilizes switching operation in pwm (pulse width modulation) mode for heavier load, while it utilizes sllm tm (simple light load mode) operation for lighter load to improve efficiency. synchronous rectifier it does not require the power to be d issipated by a rectifier externally connected to a conventional dc/dc converter ic, and its p.n junction shoot - through protection circuit limits the shoot - through current during operation, by which the power dissipation of the set is reduced. current mod e pwm control synthesizes a pwm control signal with a inductor current feedback loop added to the voltage feedback. ? pwm (pulse width modulation) control the oscillation frequency for pwm is 1 mhz. set signal form osc turns on a p - channel mos fet (while a n - channel mos fet is turned off), and an inductor current i l increases. the current comparator (current comp) receives two signals, a current feedback control signal (sense: voltage converted from i l ) and a voltage feedback control signal (fb), and issue s a reset signal if both input signals are identical to each other, and turns off the p- channel mos fet (while a n - channel mos fet is turned on) for the rest of the fixed period. the pwm control repeat this operation. ? sllm tm (simple light load mode) control when the control mode is shifted from pwm for heavier load to the one for lighter load or vise versa, the switching pulse is designed to turn off with the device held operated in normal pwm control loop, which allow s linear operation without voltage drop or deterioration in transient response during the mode switching from light load to heavy load or vise versa. although the pwm control loop continues to operate with a set signal from osc and a reset signal from curr ent comp, it is so designed that the reset signal is held issued if shifted to the light load mode, with which the switching is tuned off and the switching pulses are thinned out under control. activating the switching intermittently reduces the switching dissipation and improves the efficiency. fig.19 diagram of current mode pwm control osc level shift driv er logic r q s i l sw ith current comp gm amp. set reset fb load sense v out v out fig. 20 pwm switching timing chart fig.21 sllm tm switching timing chart current comp set reset sw v out pvcc gnd gnd gnd i l (ave) v out (ave) sense fb current comp set reset sw v out pvcc gnd gnd gnd 0a v out (ave) sense fb i l not switching i l
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 9/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet description of operations ? soft - start function en terminal shifted to high activates a soft - starter to gradually establish the output voltage with the current limited during startup, by which it is possible to prevent an overshoot of output voltage and an inrush current. ? shutdo wn function with en terminal shifted to low, the device turns to standby mode, and all the function blocks including reference voltage circuit, internal oscillator and drivers are turned to off. circuit current during standby is 0f (typ.). ? uvlo funct ion detects whether the input voltage sufficient to secure the output voltage of this ic is supplied. and the hysteresis width of 50mv (typ.) is provided to prevent output chattering. fig.22 soft start, shutdown, uvlo timing chart ? short - current protection circuit with time delay function turns off the output to protect the ic from breakdown when the incorporated current limiter is activated continuously for the fixed time(t latch ) or more. the output thus held tuned off may be recov ered by restarting en or by re - unlocking uvlo. fig.23 short - current protection circuit with time delay timing chart t2=t latch output off lat ch en v out output short circuit threshold voltage i l standby mode operating mode operating mode en timer latch en standby mode i l limit t1 www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 10/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet information on advantages advantage 1 offers fast transient response with current mode control system. voltage drop due to sudden change in load was reduced by about 50% . fig.24 comparison of transient response advantage 2 offers high efficiency for all load ran ge. ? for lighter load: utilizes the current mode control mode called sllm tm for lighter load, which reduces various dissipation such as switching dissipation (p sw ), gate charge/discharge dissipation, esr dissipation of output capacitor (p esr ) and on- resist ance dissipation (p ron ) that may otherwise cause degradation in efficiency for lighter load. achieves efficiency improvement for lighter load. ? for heavier load: utilizes the synchronous rectifying mode and the low on - resistance mos fets incorporat ed as power transistor. on resistance of p - channel mos fet : 200m(typ.) on resistance of n - channel mos fet : 160m(typ.) achieves efficiency improvement for heavier load. offers high efficiency for all load range with the improvements mentio ned above. advantage 3 ? supplied in smaller package due to small - sized power mos fet incorporated. reduces a mounting area required. fig.26 example application dc/dc convertor controller r ith l co v out c ith v cc cin 10mm 15mm r ith c ith c in c o l fig.25 efficiency v out i out v out i out 110mv conventional product (load response i o =0.1a 0.6a) bd91 39nv (load response i o =1a 2a) ? output capacitor co required for curre nt mode control: 22f ceramic capacitor ? inductance l required for the operating frequency of 1 mhz: 2.2h inductor (bd9130nv:co=22f, l=2.2h) 0.001 0.01 0.1 1 0 50 100 pwm sllm tm inprovement by sllm tm system improvement by synchronous rectifier efficiency [%] output current io[a] 29mv
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 11 / 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet switching regulator efficiency efficiency ? may be expressed by the eq uation shown below: efficiency may be improved by reducing the switching regulator power dissipation factors p d as follows: dissipation factors: 1) on resistance dissipation of inductor and fet pd(i 2 r) 2) gate charge/discharge dissipation pd(gate) 3) switching dissipation pd(sw) 4) esr dissipation of capacitor pd(esr) 5) operating current dissipation of ic pd(ic) 1)pd(i 2 r)=i out 2 (r coil +r on ) (r coil [] dc resistance of inductor, r on [] on resistance of fet, i out [a] output current.) 2)pd(gate)=cgsfv (cgs[f] gate capacitance of fet,f[h] switching frequency,v[v] gate driving voltage of fet) 4)pd(esr)=i rms 2 esr (i rms [a] ripple current of capacitor,esr[] equivalent series resistance.) 5)pd(ic)=vini cc (i cc[a] circuit current.) consideration on p ermissible dissipation and heat generation as this ic functions with high efficiency without significant heat generation in most applications, no special consideration is needed on permissible dissipation or heat generation. in case of extreme conditions, however, including lower input voltage, higher output voltage, heavier load, and/or higher temperature, the permissible dissipation and/or heat generation must be carefully considered. for dissipation, only conduction losses due to dc resistance of induc tor and on resistance of fet are considered. because the conduction losses are considered to play the leading role among other dissipation mentioned above including gate charge/discharge dissipation and switching dissipation. if v cc =3.3v, v out =1.8v, r onp =0.2, r onn =0.16 i out =2a, for example, d=vout /v cc =1.8/3.3=0.545 r on =0.5450.20+(1 - 0.545)0.16 =0.109+0.0728 =0.1818[] p=2 2 0.1818 0.7272w] as r onp is greater than r onn in this ic, the dissipation increases as the on duty becomes greater. with the con sideration on the dissipation as above, thermal design must be carried out with sufficient margin allowed. = v out i out viniin 100[%]= p out pin 100[%]= p out p out +p d 100[%] vin 2 c rss i out f i drive 3)pd(sw)= (c rss [f] reverse transfer capacitance of fet,i drive [a] peak current of gate.) 0 25 50 75 100 125 150 0 2.0 3.0 4.0 0.90w 3.9w 105 1.0 0.64w fig.27 thermal derating curve (son008v5060) p=i out 2 r on r on =dr onp +(1 - d)r onn d on duty (=v out /v cc ) r coil dc resistance of coil r onp on resistance o f p - channel mos fet r onn on resistance of n - channel mos fet i out output current power dissipation:pd [w] ambient temperature:ta [ ] for son008v5060 jedec 4 layer board 76.2114. 31.6mm j - a=32.1 /w for son008v5060 rohm standard 1 layer board 70701.6mm j - a=138.9 /w ic only j - a=195.3 /w
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 12/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet selection of components externally connected 1. selection of inductor (l) * current exceeding the current rating of the inductor results in magnetic saturation of the inductor, which decreases efficiency. the inductor must be selected allowing sufficient margin with which the peak current may not exceed its current rating. if v cc =3.3v, v out =1.8v, f=1mhz, i l =0.22a=0.4a, for example,(bd9130nv) * select the inductor of low resistance component (such as dcr and acr) to minimize dissipation in the inductor for better efficiency. 2. selection of output capacitor (c o ) 3. s election of input capacitor (cin) a low esr 10f/10v ceramic capacitor is recommended to reduce esr dissipation of input capacitor for better efficiency. the inductance si gnificantly depends on output ripple current. as seen in the equation (1), the ripple current decreases as the inductor and/or switching frequency increases. i l = (v cc - v out )v out l v cc f [a] ??? (1) appropriate ripple current at output should be 20% more or less of the maximum output current. i l =0.2i out max. [a] ??? (2) l= (v cc - v out )v out i l v cc f [h] ??? (3) (i l : output ripple current, and f: switching frequency) output capacitor should be selected with the consideration on the stability region and the equivalent series resistance required to smooth ripple voltage. output ripple voltage is determined by the equation (4) v out =i l esr [v] ??? (4) (i l : output ripple current, esr: equivalent series resistance of output capacitor) *rating of the capacitor should be determined allowing sufficient margin against output voltage. a 22f to 100f ceramic capacitor is reco mmended. less esr allows reduction in output ripple voltage. input capacitor to select must be a low esr capacitor of the capacitance sufficient to cope with high ripple current to prevent high transient voltage. the ripple curr ent i rms is given by the equation (5): i rms =i out v out (v cc - v out ) v cc [a] ??? (5) when vcc is twice the v out , i rms = i out 2 fig.2 9 output capacitor (3.3 - 1.8)1.8 0.43.3 1m l= =2.05 2.2[h] < worst case > i rms(max.) i rms =2 1.8(3.3 - 1.8) 3.3 =0.99[a rms ] 3 . 3 fig.30 input capacitor i l v cc il l co v out fig.28 output ripple current i l v cc l co v out esr v cc l co v out cin if v cc =3.3v, v out =1.8v, and i outmax.= 2a, (bd9130nv)
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 13/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet 4. determination of r ith , c ith that works as a phase compensator as the current mode control is designed to limit a inductor current, a pole (phase lag) appears in the low frequency area due to a cr filter consisting of a output capacitor and a load resistance, while a zero (phase lead) appears in the high frequency ar ea due to the output capacitor and its esr. so, the phases are easily compensated by adding a zero to the power amplifier output with c and r as described below to cancel a pole at the power amplifier. stable feedback loop may be achieved by canceling the pole fp (min.) produced by the output capacitor and the load resistance with cr ze ro correction by the error amplifier. gain [db] phase [deg] fig.31 open loop gain characteristics a 0 0 - 90 a 0 0 - 90 fz(amp.) fig.32 error am p phase compensation characteristics fp= 2r o c o 1 fz (esr) = 2e sr c o 1 pole at power amplifier when the output current decreases, the load resistance ro increases and the pole frequency lowers. fp (min.) = 2r omax. c o 1 [hz]with lighter load fp (max.) = 2r omin. c o 1 [hz] with heavier load zero at power amplifier fz (amp.) = 2r ith c ith 1 gnd,pgnd sw v cc ,pv cc en v out ith v cc v out cin r ith c ith l esr c o r o v out fig.33 typical application fz (amp.) = fp (min.) 2r ith c ith 1 = 2r omax. c o 1 fp(min.) fp(max.) fz(esr) i out min. i out max. gain [db] phase [deg] increasing capacitance of th e output capacitor lowers the pole frequency while the zero frequency does not change. (this is because when the capacitance is doubled, the capacitor esr reduces to half.)
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 14/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet 5. determination of output voltage the output voltage v out is determined by the equation ( 6 ): vout =(r2/r1+1) v adj ??? (6) v adj : voltage at adj terminal (0.8v typ.) with r1 and r2 adjusted, the output voltage may be determined as required. adjustable output voltage range : 1.0v to 2.5v use 1 k? to 100 k? resistor for r1 . if a resistor of the resistance higher than 100 k? is used, check the assembled set carefully for ripple voltage etc. cautions on pc board layout fig.36 layout diagram for the sections drawn with heavy line, use thick conductor pattern as short as possible. lay out the input ceramic capacitor c in closer to the pins pv cc and pgnd, and the o utput capacitor co closer to the pin pgnd. lay out c ith and r ith between the pins ith and gnd as neat as possible with least necessary wiring. son008v5060 (bd9130nv) has thermal fin on the reverse of the package. the package thermal performance may be en hanced by bonding the fin to gnd plane which take a large area of pcb. fig.3 4 determination of output voltage fig.35 minimum input voltage in each output voltage sw 6 1 adj l co r2 r1 output the lower limit of input voltage depends on the output voltage. basically, it is recommended to use in the condition : v cc min = v out +1.3v. fig.34. shows the necessary output current value at the lower limit of input voltage. (dcr of inductor : 0.1) this data is the characteristic value, so it doesnt guarantee the operation range, vo=2.5 v vo=2.0v vo=1.8v adj v cc ith gnd en pv cc sw pgnd v cc r ith gnd c o c in v out en l c ith 1 2 3 4 8 7 6 5 r 2 r 1 2.7 2.9 3.1 3.3 3.5 3.7 3.9 0 0.5 1 1.5 2 out put current : iout [a] in pu t vol tage : vcc [v]
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 15/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet recommended components lists on above application symbol part value manufacturer series l coil 2.2uh tdk ltf5022 - 2r2n3r2 c in ceramic capacitor 22uf kyocera cm32x5r226m10a c o ceramic capacitor 22uf kyocera cm316b226m06a c ith ceramic capacitor v out =1.0v 680pf murata grm18 serise v out =1.2v 560pf murata grm18 serise v out =1.5v 470pf murata grm18 serise v out =1.8v 330pf murata grm18 serise v out =2.5v 330pf murata grm18 serise r ith resistance v out =1.0v 10k rohm mcr03 serise v out =1.2v 12k rohm mcr03 serise v out =1.5v 15k rohm mcr03 serise v out =1.8v 18k rohm mcr03 serise v out =2.5v 18k rohm mcr03 serise * the parts list presented above is an example of recommended parts. although the parts are sound, actual circuit characteristics should be checked on your application carefully before use. be sure to allow sufficient margins to accommodate variations between external devices and this ic when employing the depicted circuit with other circuit constants modified. both static and transient characteristics should be considered in establishing these margins. when switching noise is substantial and may impact the system, a low pass filter should be inserted between the vcc and pvcc pins, and a schottky barrier diode established between the sw and pgnd pins.
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 16/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet i/o equivalence circuit fig.3 7 i/o equivalence circuit en ? en pin ? sw pin pv cc sw pv cc pv cc ith ? ith pin v cc ? adj pin adj
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 17/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet operational notes 1. absolute maximum ratings while utmost care is taken to quality control of this product, any application that may exceed some of the absolute maximum ratings including the voltage applied and the operating te mperature range may result in breakage. if broken, short - mode or open - mode may not be identified. so if it is expected to encounter with special mode that may exceed the absolute maximum ratings, it is requested to take necessary safety measures physicall y including insertion of fuses. 2. electrical potential at gnd gnd must be designed to have the lowest electrical potential in any operating conditions. 3. short - circuiting between terminals, and mismounting when mounting to pc board, care must be taken to avoid mistake in its orientation and alignment. failure to do so may result in ic breakdown. short - circuiting due to foreign matters entered between output terminals, or between output and power supply or gnd may also cause breakdown. 4. operation in strong electromagnetic field be noted that using the ic in the strong electromagnetic radiation can cause operation failures. 5. thermal shutdown protection circuit thermal shutdown protection circuit is the circuit designed to isolate the ic from thermal runaway, and not intended to protect and guarantee the ic. so, the ic the thermal shutdown protection circuit of which is once activated should not be used thereafter for any operation originally intended. 6. inspection with the ic set to a pc board if a capacitor must be connected to the pin of lower impedance during inspection with the ic set to a pc board, the capacitor must be discharged after each process to avoid stress to the ic. for electrostatic protection, provide proper grounding to assemblin g processes with special care taken in handling and storage. when connecting to jigs in the inspection process, be sure to turn off the power supply before it is connected and removed. 7. input to ic terminals this is a monolithic ic with p + isolation be tween p - substrate and each element as illustrated below. this p - layer and the n - layer of each element form a p - n junction, and various parasitic element are formed. if a resistor is joined to a transi stor terminal as shown in fig 38 . p- n junction works as a parasitic diode if the following relationship is satisfied; gnd>terminal a (at resistor side), or gnd>terminal b (at transistor side); and if gnd>terminal b (at npn transistor side), a parasitic npn transistor is activated by n - layer of other elemen t adjacent to the above - mentioned parasitic diode. the structure of the ic inevitably forms parasitic elements, the activation of which may cause interference among circuits, and/or malfunct ions contributing to breakdown. it is therefore requested to take care not to use the device in such manner that the voltage lower than gnd (at p - substrate) may be applied to the input terminal, which may result in activation of parasitic elements. fig.38 simplified structure of monorisic ic 8. ground wiring p attern if small - signal gnd and large - current gnd are provided, it will be recommended to separate the large - current gnd pattern from the small - signal gnd pattern and establish a single ground at the reference point of the set pcb so that resistance to the wiring pattern and voltage fluctuations due to a large current will cause no fluctuations in voltages of the small - signal gnd. pay attention not to cause fluctuations in the gnd wiring pattern of external parts as well. 9. selection of inductor it is reco mmended to use an inductor with a series resistance element (dcr) 0.1 or less. especially, in case output voltage is set 1.6v or more, note that use of a high dcr inductor will cause an inductor loss, resulting in decreased output voltage. should this con dition continue for a specified period (soft start time + timer latch time), output short circuit protection will be activated and output will be latched off. when using an inductor over 0.1, be careful to ensure adequate margins for variation between ext ernal devices and this ic, including transient as well as static characteristics. furthermore, in any case, it is recommended to start up the output with en after supply voltage is within operation range. status of this document the japanese version of th is document is formal specification. a customer may use this translation version only for a reference to help reading the formal version. if there are any differences in translation version of this document formal version takes priority.
www.rohm.com tsz02201-0j3j0aj00130-1-2 ? rohm co., ltd. all rights reserved. 18/ 18 02.mar.2012 rev.001 tsz22111 ? 15 ? 001 bd9130nv data s heet ordering informa tion b d 9 1 3 0 n v - e2 package nv : son008v5060 packaging and forming specification e2: embossed tape and reel ( son008v5060 ) physical dimension tape and reel information marking diagram son008v5060 (top view) b d 9 1 3 0 part number marking lot number 1pin mark
datasheet datasheet notice - rev.001 notice precaution for circuit design 1) the products are designed and produced for applicatio n in ordinary electronic equipment (av equipment, oa equipment, telecommunication equipment, home appliances, amusement equipment, etc.). if the products are to be used in devices requiring extremel y high reliability (medical equipment, transport equipment, aircraft/spacecraft, nuclear power controllers, fuel contro llers, car equipment including car accessories, safety devices, etc.) and whose malfunction or operational error may endanger human life and sufficient fail-safe measures, please consult with the rohm sales staff in advance. if product malfunctions may re sult in serious damage, including that to human life, sufficient fail-safe measures must be taken, including the following: [a] installation of protection circuits or other protective devices to improve system safety [b] installation of redundant circuits in the case of single-circuit failure 2) the products are designed for use in a standard environment and not in any spec ial environments. a pplication of the products in a special environment can deteriorate product per formance. accordingly, verification and confirmation of product performance, prior to use, is recomm ended if used under the following conditions: [a] use in various types of liquid, includin g water, oils, chemicals, and organic solvents [b] use outdoors where the products are exposed to direct sunlight, or in dusty places [c] use in places where the products are exposed to sea winds or corrosive gases, including cl 2 , h 2 s, nh 3 , so 2 , and no 2 [d] use in places where the products are exposed to static electricity or electromagnetic waves [e] use in proximity to heat-producing componen ts, plastic cords, or other flammable items [f] use involving sealing or coating the prod ucts with resin or other coating materials [g] use involving unclean solder or use of water or water-soluble cleaning agents for cleaning after soldering [h] use of the products in places subject to dew condensation 3) the products are not radiation resistant. 4) verification and confirmation of performance characte ristics of products, after on- board mounting, is advised. 5) in particular, if a transient load (a large amount of load applied in a short per iod of time, such as pulse) is applied, confirmation of performance characteristics after on-boar d mounting is strongly recomm ended. avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading c ondition may negatively affect product performance and reliability. 6) de-rate power dissipation (pd) depending on ambient temperature (ta). when used in sealed area, confirm the actual ambient temperature. 7) confirm that operation temper ature is within the specified range described in product specification. 8) failure induced under deviant condition from what def ined in the product specific ation cannot be guaranteed. precaution for mounting / circuit board design 1) when a highly active halogenous (chlori ne, bromine, etc.) flux is used, the remainder of fl ux may negatively affect product performance and reliability. 2) in principle, the reflow soldering method must be used; if flow soldering method is preferred, please consult with the company in advance. regarding precaution for mounting / circu it board design, please specially refe r to rohm mounting specification precautions regarding application examples and external circuits 1) if change is made to the constant of an external circuit, allow a sufficient margin due to variations of the characteristics of the products and external components, including transient characteristics, as well as static characteristics. 2) the application examples, their const ants, and other types of information cont ained herein are applicable only when the products are used in accordance with standard methods . therefore, if mass production is intended, sufficient consideration to external conditions must be made.
datasheet datasheet notice - rev.001 precaution for electrostatic this product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. please take proper caution during manufacturing and st oring so that voltage exceeding product ma ximum rating won't be applied to products. please take special care under dry condition (e.g. grounding of human body / equipment / so lder iron, isolation from charged objects, setting of ionizer, friction prevention and temperature / humidity control). precaution for storage / transportation 1) product performance and soldered connections may deteriorate if the products are stored in the following places: [a] where the products are exposed to sea winds or corrosive gases, including cl2, h2s, nh3, so2, and no2 [b] where the temperature or humidity exceeds those recommended by the company [c] storage in direct sunshine or condensation [d] storage in high electrostatic 2) even under rohm recommended storage c ondition, solderability of products out of recommended storage time period may be degraded. it is strongly recommended to confirm sol derability before using products of which storage time is exceeding recommended storage time period . 3) store / transport cartons in the correct direction, whic h is indicated on a carton as a symbol. otherwise bent leads may occur due to excessive stress applied when dropping of a carton. 4) use products within the specified time after opening a dry bag. precaution for product label qr code printed on rohm product label is only for internal us e, and please do not use at cust omer site. it might contain a internal part number that is inconsistent with an product part number. precaution for disposition when disposing products please dispose them properly with a industry waste company. precaution for foreign exchange and foreign trade act since concerned goods might be fallen under controlled goods prescribed by foreign exchange and foreign trade act, please consult with rohm in case of export. prohibitions regarding industrial property 1) information and data on products, including application exam ples, contained in these specifications are simply for reference; the company does not guarantee any industrial pr operty rights, intellectual property rights, or any other rights of a third party regarding this information or data. ac cordingly, the company does not bear any responsibility for: [a] infringement of the intellectual property rights of a third party [b] any problems incurred by the use of the products listed herein. 2) the company prohibits the purchaser of its products to exercise or use the in tellectual property rights, industrial property rights, or any other rights that either belong to or are controlled by the company, other than the right to use, sell, or dispose of the products.


▲Up To Search▲   

 
Price & Availability of BD9130NV-E2

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X